Show simple item record

dc.contributor.authorPuttamreddy, Udhayasimha
dc.date.accessioned2014-10-20T17:14:32Z
dc.date.available2014-10-20T17:14:32Z
dc.date.issued2014-10-20
dc.identifier.urihttp://hdl.handle.net/10222/55951
dc.description.abstractThis work presents an SC filter design technique based on a CMOS inverter. The proposed technique is demonstrated by the design of the sixth-order Follow the Leader Feedback (FLF) Chebyshev low-pass filter. This technique resulted in filters with reduced sensitivities compared to the cascade realization. This design was simulated using the TSMC65nm technology at a low supply voltage of 0.7V. The characteristics of the designed filter are 1dB pass band ripple with a 3dB bandwidth of 0.8MHz and an attenuation of 40dB with an ultra low power consumption of only 1.8μW which is far less compared to the existing op-amp based filter designs. Also, the Dynamic Threshold MOS (DTMOS) integrator for ultra-low supply voltage (sub-threshold operation) is proposed and a low frequency SC filter is realized for biomedical application where ultra low-voltage operation and ultra low power consumption is an important factor.en_US
dc.language.isoen_USen_US
dc.subjectSwitched-capacitor, dynamic threshold MOS, Follow-the-Leader Feedbacken_US
dc.titleUltra Low-voltage Multiple-loop Feedback Switched-capacitor Filtersen_US
dc.date.defence2014-10-08
dc.contributor.departmentDepartment of Electrical & Computer Engineeringen_US
dc.contributor.degreeMaster of Applied Scienceen_US
dc.contributor.external-examinerWilliam Phillipsen_US
dc.contributor.graduate-coordinatorPonomarenko, Sergeyen_US
dc.contributor.thesis-readerJason Guen_US
dc.contributor.thesis-supervisorEl-Masry, Ezz I.en_US
dc.contributor.ethics-approvalNot Applicableen_US
dc.contributor.manuscriptsNot Applicableen_US
dc.contributor.copyright-releaseNot Applicableen_US
 Find Full text

Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record