## Performance of a spin-based insulated gate field effect transistor Kimberley C. Hall and Michael E. Flatté Citation: Applied Physics Letters 88, 162503 (2006); doi: 10.1063/1.2192152 View online: http://dx.doi.org/10.1063/1.2192152 View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/88/16?ver=pdfcov Published by the AIP Publishing ## Articles you may be interested in Utilizing self-assembled-monolayer-based gate dielectrics to fabricate molybdenum disulfide field-effect transistors Appl. Phys. Lett. 108, 041605 (2016); 10.1063/1.4941084 Low voltage vertical organic field-effect transistor with polyvinyl alcohol as gate insulator J. Appl. Phys. **110**, 094508 (2011); 10.1063/1.3660406 Solution-processible high-permittivity nanocomposite gate insulators for organic field-effect transistors Appl. Phys. Lett. **93**, 013302 (2008); 10.1063/1.2949320 Pentacene-based low voltage organic field-effect transistors with anodized Ta 2 O 5 gate dielectric Appl. Phys. Lett. **91**, 193509 (2007); 10.1063/1.2806914 Performance of 2 nm gate length carbon nanotube field-effect transistors with source/drain underlaps Appl. Phys. Lett. **87**, 073104 (2005); 10.1063/1.2011788 ## Performance of a spin-based insulated gate field effect transistor Kimberley C. Hall Department of Physics, Dalhousie University, Halifax B3H 3J5, Canada Michael E. Flatté<sup>a)</sup> Optical Science and Technology Center and Department of Physics and Astronomy, University of Iowa, Iowa City, Iowa 52242 (Received 29 January 2006; accepted 28 February 2006; published online 18 April 2006) Fundamental physical properties limiting the performance of spin field effect transistors are compared to those of ordinary (charge-based) field effect transistors. Instead of raising and lowering a barrier to current flow these spin transistors use static spin-selective barriers and gate control of spin relaxation. The different origins of transistor action lead to distinct size dependences of the power dissipation in these transistors and permit sufficiently small spin-based transistors to surpass the performance of charge-based transistors at room temperature or above. This includes lower threshold voltages, smaller gate capacitances, reduced gate switching energies, and smaller source-drain leakage currents. © 2006 American Institute of Physics. [DOI: 10.1063/1.2192152] Spin-based electronic devices currently have broad commercial applications to magnetic-field sensors and nonvolatile memory devices. 1,2 Semiconductor spin-based electronic devices<sup>3</sup> have been shown to permit switching, modulation, and gain, along with new functionality (principally nonvolatility and spin-selective properties). 4-8 As the management of active and leakage power dissipation is a key roadblock to scaling of traditional charge-based transistors beyond 2010, 9-11 assertions 1,3 that spin-based devices may permit lower-power operation through the incorporation of reconfigurable logic chips into devices, or lower-power spin-based switching, have attracted considerable attention. Despite this, no quantitative comparisons of the key elements of transistor power dissipation (the leakage current and gate switching energies) have been performed between spin-based insulated gate field effect transistors and charge-based metal oxide semiconductor field effect transistors (MOSFETs) (although Ref. 12 reports some narrowly focused calculations). Here the performance of an individual spin transistor device is directly compared with current and future MOSFETs. This comparison relies on calculations of the leakage current and gate switching energy, in addition to the gate switching speed, source-drain saturation current, and gate capacitance for a spin transistor. The semiconductor roadmap<sup>11</sup> identifies three principal paths for complementary metal oxide semiconductor (CMOS) transistor structures: high-performance, low operating power, and low standby power designs. As our focus here is on fundamental power dissipation limits, the comparisons here will consider those CMOS transistors with the most stringent power requirements: the low standby power (LSTP) development path. A principal conclusion is that the leakage current and switching energies of the spin transistor can be made significantly smaller than those of current and future LSTP CMOS transistors, including those scheduled for introduction on the semiconductor roadmap<sup>11</sup> in 2018. This superior performance is tied to fundamental aspects of spin-based switching in an individual device. Some essential challenges that need to be overcome in order to achieve this level of performance in a spin transistor are also identified. In order to make a direct comparison at the individual transistor level, a spin transistor design is considered whose source, drain, and gate contacts are in local equilibrium. Thus the spin transistor cannot pass on a quantum-mechanically coherent current to the next transistor in a circuit, such as would be the case, e.g., if the next transistor in the circuit used the spin polarization of the drain current of the previous transistor. A circuit using more general designs might perform better than would be predicted based on individual transistor performance. The role of the barrier to current flow differs qualitatively in the two FET designs. Shown in Fig. 1(a) is a schematic of the "off" and the "on" positions of the barrier in a MOSFET. The electrons attempt to move from left to right (in a MOSFET this barrier is between the source and the drain) through a channel which is either insulating (off) or conducting (on). The height of the barrier, $V_{th}$ , is controlled by a gate. For LSTP CMOS the barrier is designed to be at least 400 mV high, corresponding to $\sim 16k_BT$ at room temperature, where $k_B$ is Boltzmann's constant and T is the temperature. This is the minimum barrier height to reduce the ratio of the thermally excited current over the barrier in the off state to the current in the on state to $\sim 10^{-7}$ . Another central characteristic of the MOSFET is the gate capacitance $C_g$ , which is proportional to the area A of the region of the channel that is blocked with this barrier. The switching en- FIG. 1. Schematic barriers used in (a) a MOSFET and (b) a spin-based FET. A MOSFET works by controlling the height of the barrier, with a barrier height and width largely determined by the desired on-off current ratio and leakage current. The spin-based FET considered here works by controlling the nature of the initial state moving past the barrier in (b); if the initial state is fully spin polarized the transistor is off, otherwise it is on. a) Electronic mail: michael\_flatte@mailaps.org FIG. 2. Spin transistor in the (a) off and (b) on configurations. ergy is $C_g V_{\text{th}}^2 / 2$ (half the power-delay product<sup>11</sup>), and the switching time is proportional to $C_g$ , as $$C_g = \epsilon_0 \epsilon_r A/d, \tag{1}$$ where $\epsilon_0$ is the permittivity of vacuum, $\epsilon_r$ is the relative dielectric constant of the region of gate voltage drop, and d is the thickness of that region. If $C_g$ is too low the barrier becomes thin enough that carriers can tunnel through it and the leakage current rises, but if $C_g$ is too high the switching time is long and the switching energy is high. The spin transistor design considered here is based on the spin-dependent barrier shown in Fig. 1(b). A high, thick barrier is present for one spin orientation (shown as spin up in the figure), and no barrier is present for the other spin orientation (shown as spin down). Such a spin-dependent barrier may be realized, for example, using a half-metallic ferromagnetic contact<sup>13</sup> or a spin-selective resonant tunneling diode.<sup>8,14–17</sup> If the carriers attempting to move through the barrier are entirely polarized spin up then they cannot move through the barrier. If the carriers are polarized spin down, or are a mixture of spin up and spin down, then carriers can move through the barrier with ease. Switching the transistor from on to off consists of switching the carrier orientation from fully polarized spin up to unpolarized with a gate field. As switching the transistor does not involve raising and lowering a barrier, the barrier for spin-up carriers can be much higher than 400 mV and can be thick, without negative consequences for the on-off ratio or the leakage current. CMOS's tradeoff between dynamic and static power dissipation, which represents a central roadblock to scaling, 9-1f is therefore eliminated in the spin transistor. Such a barrier can generate gain when it is used in a transistor geometry,8 as shown in Fig. 2. This spin transistor has very different performance characteristics from MOSFETs. Two oppositely aligned spin-selective barriers are placed in series, so without any spin flip in the channel, Fig. 2(a), no source-drain current flows. No significant leakage current comes from tunneling through the barriers of the spin transistor, so the leakage current in the off state originates principally from spin-flip processes. These can occur in the barrier between the source and the channel, in the channel itself, or in the barrier between the channel and the drain. As the channel is the largest region we would expect channel spin relaxation processes to dominate the leakage current when the device is off. When spin flip in the channel is rapid, Fig. 2(b), more source-drain current flows. For a quantum well channel the current from spin relaxation processes, $$I_{\text{SD}} = \frac{Aen}{2\tau_{\text{transit}}} (1 - e^{-\tau_{\text{transit}}/T_1}), \tag{2}$$ where $I_{\rm SD}$ is the source-drain current, e is the electron charge, n is the two-dimensional electron density in the channel, $\tau_{\rm transit}$ is the carrier transit time through the device, and $T_1$ is the longitudinal relaxation time of the magnetization (half the spin-flip time for individual carriers). For $T_1 \gg \tau_{\rm transit}$ Eq. (2) becomes $I_{\rm SD} = Aen/2T_1$ , and the transistor's on-off ratio is the ratio of $T_1$ in the off state to $T_1$ in the on state (independent of $C_e$ ). Spin relaxation in the quantum well is controlled by the gate electric field E, and $T_1^{-1}$ is proportional to $E^2$ . In the absence of an applied electric field $T_1^{-1}$ in (110) zinc blende quantum wells is long. The dominant relaxation mechanism in zinc blende quantum wells, precessional decoherence, does not contribute, leaving residual spin relaxation from stray electric fields, from spin-flip scattering processes, and from nuclear interactions. Although the limits of these mechanisms are not well known, $T_1$ 's in excess of 100 ns have been observed in GaAs, and we take a $T_1$ of 1 $\mu$ s, corresponding to stray electric fields of 200 V/cm (or drift velocities of $\sim 10^7$ cm/s) in the structure of Ref. 8. The lower limit of the spin lifetime achievable by electric-field tuning is also not known, although tuned times shorter than 10 ps have been achieved. The spin lifetime desired for the on state (here assumed to be 10 ps) determines the electric field in the on state $E_{\rm on}$ . The threshold voltage is then $$V_{\rm th} = E_{\rm on}D,\tag{3}$$ where D is the channel quantum well thickness. Although in CMOS FETs $V_{\rm th}$ depends indirectly on $C_g$ , no such connection between $V_{\rm th}$ and $C_g$ is apparent for the spin transistor, Eq. (1)'s d is the quantum well thickness D. Gate switching speeds are determined by the time required to charge the capacitor on the next transistor (intrinsic switching delay), hence $\tau_{\rm switch} = V_{\rm th} C_g / (I_{\rm SD,sat})$ . For the spin transistor both $C_g$ and $I_{\rm SD,sat}$ are proportional to the channel area, and $V_{\rm th}$ is independent of it, therefore $\tau_{\rm switch}$ for a fixed on-off ratio is *independent of the channel area* and $$\tau_{\text{switch}} = 2E_{\text{on}}T_{1,\text{on}}\epsilon_0\epsilon_{\text{sc}}/en. \tag{4}$$ The power-delay product for a fixed on-off ratio, $C_g V_{th}^2$ , shrinks proportionally as the area shrinks, as does the source-drain leakage current in the off state. Independent of specific designs these scaling features can be summarized as a $\tau_{switch}$ and on-off ratio independent of device area, and a power dissipation from both dynamic sources (switching energy) and static sources (leakage current) that is proportional to device area. These very different scaling relations from MOSFETs imply that the performance of spin-based transistors will improve as they become smaller. Although the scaling relationships indicate that a sufficiently small spin transistor can be superior to a MOSFET, a comparison with a specific design (such as that of Ref. 8) provides a current benchmark. In Ref. 8 a doping level of $n=2\times10^{11}$ cm<sup>-2</sup> in the channel was chosen, but a factor of 10 larger doping still permits the spin filtering into and out of the channel to be efficient. The comparison here will use $n=2\times10^{12}$ cm<sup>-2</sup>. An applied electric field of 50 kV/cm across a 200 Å InAs/AlSb quantum well reduces the $T_1$ to 10 ps, corresponding to $V_{th}$ =100 mV, compared with a projected value of 400 mV for LSTP CMOS in 2018. The lower FIG. 3. $I_{\rm SD}$ -V relationship for spin transistors with channel lengths of (dashed line) 100 and (solid line) 10 nm. Inset: Leakage current per $\mu$ m device width. $V_{\rm th}$ for the spin transistor is an indication of the small energies required to relax spins. A 1 meV spin splitting can cause a spin to completely reorient by precession in only 1 ps. A $V_{\rm th} \approx 100$ mV is needed only because spin relaxation occurs indirectly from the gate electric field through the spin-orbit interaction. To evaluate the dynamic power dissipation (determined by the power-delay product) a channel area must be chosen. For a gate length of 10 nm and width of 1 $\mu$ m, $C_g$ =5 $\times$ 10<sup>-17</sup> F (five times lower than a 2018 LSTP CMOS (Ref. 11) transistor of the same gate length and width) and the power-delay product is $5 \times 10^{-19}$ J, compared to the 500 times larger value for a 2018 LSTP CMOS transistor. Figure 3 shows $I_{\rm SD}$ -V curves for spin transistors with differing channel lengths and reflects the scaling behavior of the static power dissipation. Figure 3(a) shows that, as the channel length is reduced from 100 to 10 nm, $I_{\rm SD,off}$ is reduced correspondingly. Figure 3(b) shows the dependence of $I_{\rm SD,off}$ on the channel length, indicating that as the channel is made shorter the leakage *decreases*. CMOS FETs, in contrast, have increasing $I_{\rm SD,off}$ 's as the channel length is decreased. Compared with 2018 CMOS, with 100 pA/ $\mu$ m leakage currents, the spin transistor will have a smaller $I_{\rm SD,off}$ for channel lengths smaller than 60 nm. For the 10 nm long structure described above $I_{\rm SD,off}$ is six times smaller, leading to six times less static power dissipation. The above quantities predict a $\tau_{\rm switch}$ , from Eq. (4), of 3 ps, independent of the channel length or width. This switching time is longer than the 2018 LSTP CMOS value of 0.3 ps. A summary of the compared quantities in Table I indicates that the spin transistor compares favorably with 2018 LSTP CMOS for all properties except the switching time. One strategy for reducing the switching time would be to increase the threshold voltage (which, however, also in- TABLE I. Summary of the comparison between the spin transistor design of Ref. 8 and 2018 LSTP CMOS (Ref. 11). | | Spin | CMOS | |-----------------------------------------------------------|------|------| | Gate length (nm) | 10 | 10 | | Gate capacitance $C_g$ (fF/ $\mu m$ ) | 0.05 | 0.25 | | Threshold voltage $\overset{\circ}{V}_{\rm th}$ (V) | 0.1 | 0.4 | | Static leakage current $I_{\text{sd,leak}}$ (pA/ $\mu$ m) | 16 | 100 | | Power-delay product (eV/ $\mu$ m) | 3 | 1500 | | Switching time $\tau_{\text{switch}}$ (ps) | 3 | 0.3 | creases the gate switching energy). A better approach may be to use a material with a larger spin-orbit interaction strength (such as InSb or an InAs/GaSb superlattice). An in-depth comparison of a spin transistor design with CMOS design goals for 2018 indicates that, due to their reliance on spin-based switching, the spin transistors can be expected to have superior dynamic and static power dissipation properties. Switching times in a particular spin transistor design (Ref. 8) are longer than those of 2018 CMOS, but can be reduced by increasing the channel doping. The superior switching time of 2018 CMOS is predicated on the ability to achieve 10<sup>7</sup> on-off ratios in devices with the above characteristics, whereas the estimated spin transistor on-off ratio is $10^5$ . Increasing the on-off ratio to $10^7$ in spin transistors by lengthening the off $T_1$ would require room-temperature spin lifetimes $\sim 100 \,\mu s$ . Although spin lifetimes in excess of 1 ms have been measured in quantum dots at low temperature, <sup>21</sup> achieving such lifetimes at room temperature may be very challenging. Our results rely on the development of suitable spin-dependent barrier contacts.<sup>8,13–17</sup> The 2018 semiconductor roadmap numbers, however, all correspond to goals with no known solution at the present time. We acknowledge stimulating conversations with T. F. Boggess. This work was supported by DARPA/ARO DAAD19-01-1-0490, DARPA MDA972-01-C-0002, the NSF through Grant No. ECS 03-22021, and the Natural Sciences and Engineering Research Council of Canada. <sup>1</sup>S. A. Wolf, D. D. Awschalom, R. A. Buhrman, J. M. Daughton, S. von Molnár, M. L. Roukes, A. Y. Chtchelkanova, and D. M. Treger, Science **294**, 1488 (2001). <sup>2</sup>Spin Electronics, edited by M. Ziese and M. J. Thornton (Springer, Berlin, 2001). <sup>3</sup>Semiconductor Spintronics and Quantum Computation, edited by D. D. Awschalom, D. Loss, and N. Samarth (Springer, New York, 2002). <sup>4</sup>S. Datta and B. Das, Appl. Phys. Lett. **56**, 665 (1990). <sup>5</sup>M. E. Flatté and G. Vignale, Appl. Phys. Lett. **78**, 1273 (2001). <sup>6</sup>M. E. Flatté, Z.-G. Yu, E. Johnston-Halperin, and D. D. Awschalom, Appl. Phys. Lett. **82**, 4740 (2003). <sup>7</sup>J. Schliemann, J. C. Egues, and D. Loss, Phys. Rev. Lett. **90**, 146801 (2003) <sup>8</sup>K. C. Hall, W. H. Lau, K. Gündoğdu, M. E. Flatté, and T. F. Boggess, Appl. Phys. Lett. **83**, 2937 (2003). <sup>9</sup>W. Class and M. Jackson, Solid State Technol. **47**, 34 (2004). <sup>10</sup>S. Narendra, V. De, S. Borkar, D. A. Antoniadis, and A. P. Chandrakasan, IEEE J. Solid-State Circuits 39, 501 (2004). <sup>11</sup>International Technology Roadmap for Semiconductors (Semiconductor Industry Association, San Jose, CA, 2003), http://public.itrs.net. <sup>12</sup>S. Bandyopadhyay and M. Cahay, Appl. Phys. Lett. **85**, 1433 (2004). <sup>13</sup>J. M. D. Coey and S. Sanvito, J. Phys. D **37**, 988 (2004). <sup>14</sup>A. Voskoboynikov, S. Shin Lin, C. P. Lee, and O. Tretyak, J. Appl. Phys. 87, 387 (2000). <sup>15</sup>E. A. de Andrada e Silva and G. C. La Rocca, Phys. Rev. B **59**, R15583 (1999). <sup>16</sup>T. Koga, J. Nitta, H. Takayanagi, and S. Datta, Phys. Rev. Lett. 88, 126601 (2002). <sup>17</sup>D. Z.-Y. Ting and X. Cartoixa, Appl. Phys. Lett. **81**, 4198 (2002). <sup>18</sup>Y. Ohno, R. Terauchi, T. Adachi, F. Matsukura, and H. Ohno, Phys. Rev. Lett. **83**, 4196 (1999). <sup>19</sup>O. Z. Karimov, G. H. John, R. T. Harley, W. H. Lau, M. E. Flatté, M. Henini, and R. Airey, Phys. Rev. Lett. **91**, 246601 (2003). <sup>20</sup>K. C. Hall, K. Gündoğdu, J. L. Hicks, A. N. Kocbay, M. E. Flatté, T. F. Boggess, K. Holabird, A. Hunter, and D. H. Chow, Appl. Phys. Lett. 86, 202114 (2005). <sup>21</sup>M. Kroutvar, Y. Ducommun, D. Heiss, M. Bichler, D. Schuh, G. Abstreiter, and J. J. Finley, Nature (London) 432, 81 (2004).