Show simple item record

dc.contributor.authorSaheb, Zina
dc.date.accessioned2013-07-26T14:02:09Z
dc.date.available2013-07-26T14:02:09Z
dc.date.issued2013-07-26
dc.identifier.urihttp://hdl.handle.net/10222/31441
dc.description.abstractThis thesis presents a new simulation model for floating gate transistor (FGMOS) in nanometer scale technology where the transistors suffer from non-negligible gate leakage current due to the very thin Silicon oxide (SiO2) layer. The new FGMOS simulation model is used for transient and DC simulation and with any industry standard simulators such as Spector and various SPICE programs (i.e. HSPICE, WinSPICE, etc.). This model can be used for any technology that has SiO2 thickness less than 3nm and suffer from gate leakage current with no changes to the model itself; however, minimal changes need to be done to the gate tunnelling cell to comply with the technology parameters where the gate tunnelling current exponentially increases as tox decreases.en_US
dc.language.isoenen_US
dc.subjectCMOS transistor , 90nm technology , floating gateen_US
dc.titleTRANSIT AND DC MODEL OF FLOATING GATE TRANSISTOR IN 90NM CMOS TECHNOLOGYen_US
dc.date.defence2013-06-19
dc.contributor.departmentDepartment of Electrical & Computer Engineeringen_US
dc.contributor.degreeMaster of Applied Scienceen_US
dc.contributor.external-examinerDr.Phillipsen_US
dc.contributor.graduate-coordinatorDr.Illowen_US
dc.contributor.thesis-readerDr.Guen_US
dc.contributor.thesis-supervisorDr.Ezz El-Masry , Dr.Kamal El-Sankaryen_US
dc.contributor.ethics-approvalNot Applicableen_US
dc.contributor.manuscriptsNot Applicableen_US
dc.contributor.copyright-releaseNot Applicableen_US
 Find Full text

Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record